## NEGLU SARASWATI BHATLA (SRNS2)

- 1. A synchronous FSM has states, and its current Vistarie determines its next state. The two types ax:
- · Mealy machine-Inputs and outputs appear on transitions
- Vo Moore machine—only inputs appear on transitions



















$$K_0 \underset{\overline{x}}{\overset{55}{\times}} \underset{0}{\overset{1}{\times}} \underbrace{\begin{array}{c} 0 & 0 & 11 & 10 \\ \hline{x} & 0 & 0 & x \\ \hline{x} &$$



5. 
$$\mathcal{T}_0 = \overline{Q}_1$$
  $\mathcal{T}_1 = Q_0$   
 $K_0 = 1$   $K_1 = 1$ 



If Q=Q=0 ort the start

| CLOCK CYCLE | Q, | Q, | ) 5, | 丁。 |          |
|-------------|----|----|------|----|----------|
| 0           | 0  | 0  | 0    | 1  | -        |
| , ,         | 0  | 1  | 1    | i  |          |
| 2           | 1  | 0  | 0    | 0  |          |
| 3           | Ð  | ٥  | 0    | 1  |          |
| 4           | 0  | 1  | 1    | 1  |          |
| 5           | 1  | 0  | 0    | 0  | Av med 3 |

This goes through (Q,Qo) = (0,0), (0,1) and (1,0) ~ repeats. Q, and Q, one each on fir one clock cycle (out of phase with each other) and out for two. Now (Q,Qo)=(1,1) be investigated.

... and this then goes into the cycle from before.

... Qo is on far one clock cycle and eff for two and so is Q, but is one cycle after Qo.



1 Moore machine





| 6 | Cunant State | Next State |
|---|--------------|------------|
|   | A            | B A        |
|   | B            | C A        |
|   | C            | ₫ D        |
|   | D            | E A        |
|   | 8            | & A 4      |

There ment any redundant storks have...

| 8.00 Q Q | Α  | Q' Q' | 1 Dz | D, |   |
|----------|----|-------|------|----|---|
| 00       | 0  | 0 0   | D    | 0  | - |
| 00       | 0  | 00    | 0    | 0  |   |
| 91       | 1  | 10    | 0    | 0  |   |
| 10       | li | 111   | Ĭ    | i  |   |
| 1.1      | 0  | 01    | 0    | 1  |   |
| 1.1      | 11 | 111   | 1    | 1  |   |

Di=Q2 This can be implemented by connecting the D-Hip flops in the form of a shift register as follows:



D As the clock rate includes, the D-flip flaps have less time to both switch as there is a propagation to dollay in a shift register, so output errors are more likely, and the dotted line transitions are less likely to happen.



| Q2 Q1 | A  | Q' Q | D2 D, | 02 020,         |
|-------|----|------|-------|-----------------|
| 00    | 0  | 0 0  | 00    | 400000          |
| 00    | 11 | 10   | 110   | OTUD            |
| 01    | 0  | 0 0  | 00    | D_ = A + Q Q,   |
| 01    |    | 11   | 111   | D 4 -           |
| 10    | 0  | 00   | 00    | 01 010 01 11 10 |
| 10    | 1  | 111  | 1 1   | 40111           |
| 11    | 0  | 00   | 10    | 1 DOD           |
| 11    | 1  | 1)   | 1 (   | D, = A.Q. +A.Q. |
|       |    |      |       | =1.(0,+0)       |





